Property | Value |
Project Name: | c:\cms\firmware\luminosity\htr\v8 |
Target Device: | xc2v3000 |
Report Generated: | Thursday 03/02/06 at 10:29 |
Printable Summary (View as HTML) | top_summary.html |
Logic Utilization | Used | Available | Utilization | Note(s) |
Total Number Slice Registers: | 8,311 | 28,672 | 28% | |
Number used as Flip Flops: | 8,301 | |||
Number used as Latches: | 10 | |||
Number of 4 input LUTs: | 13,160 | 28,672 | 45% | |
Logic Distribution: | ||||
Number of occupied Slices: | 10,981 | 14,336 | 76% | |
Number of Slices containing only related logic: | 10,981 | 10,981 | 100% | |
Number of Slices containing unrelated logic: | 0 | 10,981 | 0% | |
Total Number 4 input LUTs: | 16,565 | 28,672 | 57% | |
Number used as logic: | 13,160 | |||
Number used as a route-thru: | 1,075 | |||
Number used for 32x1 RAMs: | 2,112 | |||
Number used as Shift registers: | 218 | |||
Number of bonded IOBs: | 486 | 684 | 71% | |
Number of Block RAMs: | 96 | 96 | 100% | |
Number of GCLKs: | 8 | 16 | 50% | |
Number of DCMs: | 1 | 12 | 8% |
Property | Value |
Final Timing Score: | 0 |
Number of Unrouted Signals: | All signals are completely routed. |
Number of Failing Constraints: | 0 |
Constraint(s) | Requested | Actual | Logic Levels |
All Constraints Met |
Report Name | Status | Last Date Modified |
Synthesis Report | Current | Thursday 03/02/06 at 10:15 |
Translation Report | Current | Thursday 03/02/06 at 10:16 |
Map Report | Current | Thursday 03/02/06 at 10:17 |
Pad Report | Current | Thursday 03/02/06 at 10:27 |
Place and Route Report | Current | Thursday 03/02/06 at 10:27 |
Post Place and Route Static Timing Report | Current | Thursday 03/02/06 at 10:28 |
Bitgen Report | Current | Thursday 03/02/06 at 10:29 |